Open Access Open Access  Restricted Access Subscription or Fee Access

Design of Fault Tolerant Reversible Comparator

Ritika Sorot Chauhan, Rashmi Chawla

Abstract


Reversible circuits have proved its significance in the synthesis of circuits having their important role in nanotechnology, quantum computing, low power CMOS Design, cryptography and Bioinformatics. The Reversible Gates can be further made more beneficial if they prove themselves to be Fault Tolerant i.e. where errors can be detected and corrected at the same time. This Paper considers parity preserving technique for making Reversible circuits Fault Tolerant. Parity Preserving Gates refer to those gates in which parity of the output matches the parity of the input. In this Paper Parity Preserving Toffoli Gate and Parity Preserving URG Gate are proposed. This paper also proposes a Fault Tolerant Reversible Comparator designed using Proposed Parity Preserving Reversible Gates. Comparator is a widely used arithmetic block in many computer applications.


Keywords


Comparator, Fault Tolerant; Quantum Computing; Reversible Gates; Reversible Computing.

Full Text:

PDF

References


Cite this Article

Ritika Sorot Chauhan, Rashmi Chawla. Design of Fault Tolerant Reversible Comparator. Journal of Semiconductor Devices and Circuits. 2019; 6(2): 13–17p.




DOI: https://doi.org/10.37591/josdc.v6i2.3292

Refbacks

  • There are currently no refbacks.


Copyright (c) 2019 Journal of Semiconductor Devices and Circuits

Publisher: STM Journals, an imprint of CELNET (Consortium e-Learning Network Pvt. Ltd.)

Address: A-118, 1st Floor, Sector-63, Noida, Uttar Pradesh-201301, India

Phone no.: 0120-478-1215/ Email: [email protected]