Open Access Open Access  Restricted Access Subscription or Fee Access

Transistor Full Adder: A Comparative Performance Analysis

SIMI P THOMAS, Aparna Jose

Abstract


Abstract

In this work the static energy recovery full adder named 10T13A with reduced 10 transistors is implemented. The fan in and fan-out of gates is also reduced by reducing number of transistors. Calculation of 10T13A full adder various parameters has been at 45 nm technology and compared with MTCMOS technique based 10T13A Full Adder. The active power has been calculated at 45 nm technology using Cadence Virtuoso Tool. Simulation results show that power consumption of the circuit is reduced and delay has also been reduced at 45 nm technology. The low value of power delay product (PDP) also known as figure of merit is desired and the value of power delay product of proposed 10T13A Full Adder with MTCMOS technique is reduced to a large extent. The comparison showed that the implementation of the 10T full adder using MTCMOS technique would be better at 45nm technology as compared to 10T full adder. The results confirmed that MTCMOS technique reduces the power and leakage current significantly and makes the circuit suitable for practical applications.

Keywords: 10T13A full adder, MTCMOS technique, power delay product

Cite this Article

Simi P Thomas, Aparna Jose. Transistor Full Adder: A Comparative Performance Analysis. Recent Trends in Electronics & Communication Systems. 2018; 5(3):
22–31p.



Keywords


10T13A full adder, MTCMOS technique, power delay product

Full Text:

PDF

References


Vinod Agarawal , Ravi Shrivastava, ShyamAkashe,”performance and Analysis of l0T Full Adder Using MTCMOS Technique” IEEE ICCN ©2015.

Bui, H.T., Y. Wang and Y. Jiang, "Design and analysis of low-power 10-transistor full adders using novel XOR-XNOR gates", IEEE Trans. Circuits Systems-II: Analog Digit. Signal Process, 49(1): 25-30, 2002 .

Raju Gupta, Satya Prakash Pandey, Shyam Akashe, Abhay Vidyarthi, “Analysis and optimization of Active Power and Delay of 10T Full Adder using Power Gating Technique at 45 nm Technology” IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 2, Issue 1 (Mar. – Apr. 2013), PP 51-57 e-ISSN: 2319 – 4200, p-ISSN No. : 2319 – 4197

S. Wairya, R. K. Nagaria, S. Tiwari, "Comparative Performance Analysis of XOR XNOR Function Based High Speed Cmos Full Adder Circuits for Low Voltage VLSI Design," International Journal of VLSI Design and Communication System. vol. 3, No. 2, pp. 221-242, 2012.




DOI: https://doi.org/10.37591/rtecs.v5i3.1364

Refbacks

  • There are currently no refbacks.


Copyright (c) 2018 Recent Trends in Electronics and Communication Systems