Open Access Open Access  Restricted Access Subscription or Fee Access

Design and Analysis of MAC Unit Using Single Precision Floating Point Vedic Multiplier

Athira A D, Anjaly Krishnan

Abstract


Multiplication and accumulation are the basic operations which are important in several microprocessors and digital signal processing (DSP) applications to execute dedicated algorithms. Developing high speed MAC is essential for real time DSP application. The MAC unit determines the speed of the overall system and it lies in the critical path. As the demand for high speed design is continuously increasing, the studies related to the field of multipliers and adders are endless and still significant. Multiplication of floating point numbers gives high resolution and has found extensive use in DSP applications. The critical part in single precision floating point multiplication is the 24×24 bit mantissa calculation. The speed of the system can be improved by enhancing the speed of multiplication. In this study, a 24 bit Vedic multiplier has been proposed using 3×3 Vedic multiplier as its basic block. This study proposes MAC unit using modified single precision floating point Vedic multiplier using 'Urdhava-Triyakbhyam' sutra. In this work, MAC unit for DSP application using 32 bit modified single precision floating point Vedic multiplier is simulated in Xilinx ISE 14.7 using Virtex 6 FPGA.

 

Keywords: Multiply and accumulate, Institute of Electrical and Electronics Engineers, digital signal processing

Cite this Article

Athira AD, Anjaly Krishnan. Design and Analysis of MAC Unit Using Single Precision Floating Point Vedic Multiplier. Journal of VLSI Design Tools & Technology. 2018; 8(3): 28–35p.


Full Text:

PDF


DOI: https://doi.org/10.37591/jovdtt.v8i3.1307

Refbacks

  • There are currently no refbacks.


Copyright (c) 2018 Journal of VLSI Design Tools & Technology



eISSN: 2249–474X