Open Access Open Access  Restricted Access Subscription or Fee Access

Single Bit Low-Power High-Speed Full Adder

Sachin Pandurang Gaikwad, Sujatha kondakinda, Harsh Upadhyay

Abstract


This paper presents a high-speed low-power full adder cells that lead to have a reduced power-delay product (PDP). A comparison against other full-adder structure as having low PDP, in terms of speed, power consumption and area of cells is carried out. This paper contains, a hybrid 1-bit full adder design employing both complementary metal-oxide semiconductor (CMOS) and transmission gate logic styles. First implemented was the design for 1 bit then extended it for 32 bit also. The circuit is implemented using Tanner EDA tools in 125 nm technology. The circuit parameters such as power, delay, and layout area were compared with the technology and compared with the existing designs such as complementary pass-transistor logic, transmission gate adder, transmission function adder, hybrid pass-logic with static CMOS output drive full adder, and so on. In comparison with the existing full adder designs, the present implementations were more significant improvement in terms of power and speed.

 

Index Terms: Carry propagation adder, high speed, hybrid design, low power

 


Full Text:

PDF


DOI: https://doi.org/10.37591/jovdtt.v7i2.3026

Refbacks

  • There are currently no refbacks.


Copyright (c) 2019 Journal of VLSI Design Tools & Technology



eISSN: 2249–474X